# PE42443 # **Document Category: Product Specification** # Semi A Murata Company ## UltraCMOS SP4T RF Switch, 1.8 GHz-5 GHz ## **Features** - Low insertion loss: - 0.4 dB at 2.6 GHz typical - 0.49 dB at 3.8 GHz typical - · High linearity IIP3: 85 dBm - High power handling: 40 dBm RMS, 50 dBm peak - · 105 °C operating temperature - Packaging 20-lead 4 x 4 mm LGA # **Applications** - · Analog hybrid beamforming RF front end - 5G massive MIMO active antenna system (AAS) - 4G/4.5G TD-LTE macro/micro cell/RRH Figure 1 • PE42443 Functional Diagram # **Product Description** The PE42443 is a HaRP™ technology-enhanced SP4T RF switch that supports a frequency range from 1.8 GHz to 5 GHz. It delivers extremely low insertion loss, high linearity and fast switching time with high input power handling capability making this device ideal for hybrid beamforming and in 5G massive MIMO (multi-input multi-output) applications. No blocking capacitors are required if DC voltage is not present on the RF ports. pSemi's HaRP™ technology enhancements deliver high linearity and excellent harmonics performance. It is an innovative feature of the UltraCMOS® process, offering the performance of GaAs with the economy and integration of conventional CMOS. The PE42443 is manufactured on pSemi's UltraCMOS process, a patented advanced form of silicon-on-insulator (SOI) technology. ©2021–2023, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121 Product Specification DOC-106518-6 – (06/2023) # **Absolute Maximum Ratings** Exceeding absolute maximum ratings listed in **Table 1** may cause permanent damage. Operation should be restricted to the limits in **Table 2**. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability. ## **ESD Precautions** When handling this UltraCMOS device, observe the same precautions as with any other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified in **Table 1**. ## Latch-up Immunity Unlike conventional CMOS devices, UltraCMOS devices are immune to latch-up. Table 1 ■ Absolute Maximum Ratings for PE42443 | Parameter/Condition | Min | Max | Unit | |-------------------------------------------------------|------|------|------| | VDD Positive Supply Voltage | -0.3 | 5.5 | V | | Digital Input Voltage | -0.3 | 3.6 | V | | RF Input Power, RMS | | 41 | dBm | | RF Input Power, Peak | | 51 | dBm | | RF Input Power, RMS (2s Survivability) <sup>(1)</sup> | | 43.5 | dBm | | Storage Temperature | -65 | 150 | °C | | ESD Voltage HBM <sup>(2)</sup> | | 1000 | V | | ESD Voltages, CDM <sup>(3)</sup> | | 500 | V | #### Notes: - 1) The part was tested at 43.5 dBm average power / 50.5 dBm peak power for two seconds with 100 exposures with a cool down period of five seconds between each exposure. This test was conducted at 115 °C T<sub>CASE</sub>. Signal type: LTE TDD, ETM1.1 test model, 10 ms frame duration, 70% duty cycle. - 2) Human body model (MIL-STD 883 Method 3015). - 3) Charged device model (JEDEC JESD22-C101). # **Recommended Operating Conditions** **Table 2** lists the recommending operating conditions for the PE42443. Devices should not be operated outside the operating conditions listed below. Table 2 ■ Recommended Operating Conditions for PE42443 | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------|-------|------|------|------| | VDD Positive Supply Voltage | 4.5 | 5 | 5.50 | V | | VSS Negative Supply Voltage (External VSS Applied) | -3.4 | -3.3 | -3.2 | V | | IDD Positive Supply Current | | 135 | 200 | μA | | ISS Negative Supply Current | | 1 | 25 | μA | | Control Voltage High | 1.17 | | 3.60 | V | | Control Voltage Low | -0.30 | | 0.60 | V | | Digital Input Leakage Current | | | 10 | μA | | Temperature Range | -40 | 25 | 105 | °C | DOC-106518-6 - (06/2023) Page 3 of 15 # **Electrical Specifications** **Table 3** provides the PE42443 key electrical specifications at +25 °C $T_{CASE}$ , VDD = 5V (ZS = ZL = 50 $\Omega$ ), unless otherwise specified. Table 3 ■ PE42443 Electrical Specifications | Parameter | Condition | Min | Тур | Max | Unit | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------| | | 1800 MHz | | 0.33 | 0.40 | dB | | Insertion Loss | 2700 MHz | | 0.40 | 0.45 | dB | | Insertion Loss | 3800 MHz | | 0.49 | 0.59 | dB | | | 5000 MHz | | 0.65 | 0.74 | dB | | | 1800–2300 MHz | | 37 | | dB | | Return Loss Input/Output | 2300–3300 MHz | | 27 | | dB | | Return Loss input/Output | 3300–3800 MHz | | 24 | | dB | | | 3800–5000 MHz | | 24 | | dB | | | Isolation requirement valid for RFC to RFx ports and RFx to RFx ports. 1800 to 2300 MHz. | 33 | 34 | | dB | | loolotion | Isolation requirement valid for RFC to RFx ports and RFx to RFx ports. 2300 to 3300 MHz. | 30 | 32 | | dB | | Isolation | Isolation requirement valid for RFC to RFx ports and RFx to RFx ports. 3300 to 3800 MHz. | 29 | 28 | | dB | | | Isolation requirement valid for RFC to RFx ports and RFx to RFx ports. 3800 to 5000 MHz. | 26 | 27 | | dB | | IMD3 (CW) | Measured using two pulsed CW (3.5 GHz, 2.5% duty cycle for 4.616 msec period), each 34 dBm. Measurement bandwidth: 100 kHz for carriers and intermodulation products. Spec. limit valid within theoretical IMD3 center frequency ± 10 MHz. Carrier spacings: 50 MHz, 100 MHz. | | -103 | -100 | dBc | | IMD3 (LTE) | LTE signal EMT1.1 34 dBm, 8 dB PAR @ 3500 MHz | | -101 | -99 | dBc | | Input IP3 (LTE) | LTE signal EMT1.1 34 dBm, 8 dB PAR @ 3500 MHz | 84 | 85 | | dBm | | Input IP3 (CW) | Measured using two pulsed CW (3.5 GHz, 2.5% duty cycle for 4.616 | 83 | 85 | | dBm | | Input IP2 (CW) | msec period); each 34 dBm. Measurement bandwidth: 100 kHz for carriers and intermodulation products. Spec. limit valid within theoretical IMD3 center frequency ± 10 MHz. Carrier spacings: 50 MHz, 100 MHz. | 139 | 140 | | dBm | | Input Power Handling (RMS) <sup>(1)</sup> | During static operation, no hot switching. Input signal is LTE 10 MHz ETM1.1 carrier with 10 dB PAR. No compression expected at peak power. | | | 40 | dBm | | Input Power Handling (Peak) | | | | 50 | dBm | | Input Power Handling (RMS) | During transition phase (hot switching). Input signal is LTE 10 MHz | | | 39 | dBm | | Input Power Handling<br>(Peak) | ETM1.1 carrier with 8 dB PAR. | | | 47 | dBm | ## Table 3 • PE42443 Electrical Specifications | Parameter | Condition | Min | Тур | Max | Unit | |--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|------|------|--------| | Reflected Power Han-<br>dling (RMS) | Max 10s time duration. Input signal is 37 dBm LTE 10 MHz ETM1.1 carrier with 8 dB PAR on 3.5:1 VSWR. Simultaneous presence of for- | | | 32 | dBm | | Reflected Power Han-<br>dling (Peak) | ward and reflected signal. To be tested with different phases of the reflected signal at the output of DUT. Reflected power. | | | 40 | dBm | | Reflected Power Han-<br>dling (RMS) | Indefinite time duration. Input signal is 37 dBm LTE 10 MHz ETM1.1carrier with 8 dB PAR on 2:1 VSWR. Simultaneous presence of | | | 27 | dBm | | Reflected Power Han-<br>dling (Peak) | forward and reflected signal. To be tested with different phases of the reflected signal at the output of DUT. | | | 35 | dBm | | Settling Time <sup>(2)</sup> | Insertion loss settled to final value +- 0.1 dB. Small signal test. | | 1 | 1.1 | µsec | | Switching Time | 50% Vctrl to gain settled to IL +/- 0.5 dB. Small signal test. | | 0.82 | 0.86 | µsec | | Switching Interval | Time allowed between switching events. | | 16 | | µsec | | Input P0.1dB <sup>(3)</sup> | P0.1dB peak using LTE_TDD_10M at 3400 MHz with 10 dB PAR | | 50.5 | | dBm | | Second Harmonic | Input signal CW signal. 3300 to 3800 MHz. | | -109 | -99 | dBc | | Third Harmonic | Input signal CW signal. 3300 to 3800 MHz. | | -107 | -103 | dBc | | Relative Phase Variation | Relative phase variation between the two phase shifter paths (Path1/2: RF1 - RF4 and Path3/4: RF2 - RF3) at 3.8 GHz | | | 1.66 | degree | | between Paths <sup>(4)</sup> | Relative phase variation between the two phase shifter paths (Path1/2: RF1 - RF4 and Path3/4: RF2 - RF3) at 5 GHz | | | 2.23 | degree | | Phasa Dalay | RFC to RF1/4 at 3.8 GHz | 50.6 | 53 | 56 | degree | | Phase Delay | RFC to RF2/3 at 3.8 GHz | 56.4 | 59 | 62 | degree | #### Notes: - 1) The input power handling (RMS) needs to be de-rated to 39 dBm for 105 °C T<sub>CASE</sub> operation to maintain safe operation over the lifetime of the part. - 2) At 1.1 µsec after an switching event, the third harmonic on the selected port should settle to -70 dBc, for an input signal with peak power of 43 dBm or less. - 3) The P0.1dB is measured under steady state condition and not 1.1 µs after a switching event. - 4) The phase shifter paths are shown in Figure 13. The 'relative phase variation' is calculated with between Path1 and Path3 (or Path2 and Path4). The reason for choosing this combination is because RF1 and RF4 are symmetric ports (and so are RF2 and RF3), so the phase error between Path1 and Path2 (or Path3 and Path4) should be negligible. DOC-106518-6 - (06/2023) Page 5 of 15 # PE42443 UltraCMOS SP4T RF Switch # **SP4T Control Logic** Table 4 provides the control logic truth table for the PE42443. Table 4 ■ Truth Table for PE42443 | ON Port | V2 | V1 | SEL | |-----------|----|----|-----------------| | RF1 | 0 | 0 | 0 | | RF2 | 0 | 1 | 0 | | RF3 | 1 | 0 | 0 | | RF4 | 1 | 1 | 0 | | Transpose | | | | | RF1 | 1 | 1 | 1 or no-connect | | RF2 | 1 | 0 | 1 or no-connect | | RF3 | 0 | 1 | 1 or no-connect | | RF4 | 0 | 0 | 1 or no-connect | # **Typical Performance Data** Figure 2–Figure 10 show the typical performance data at +25 °C $T_{CASE}$ , VDD = 5V (ZS = ZL = 50 $\Omega$ ), unless otherwise specified. Figure 2 • Insertion Loss RFC to RFx vs. Frequency Figure 3 • Insertion Loss RF1 Over Temperature Figure 4 • Input Return Loss When RFx Is On Figure 5 • Return Loss When RFx Is Selected Figure 6 • Return Loss When RFx Is Not Selected Figure 7 • Isolation When RF1 Is On DOC-106518-6 – (06/2023) Page 7 of 15 Figure 8 • Isolation When RF2 Is On Figure 9 • Isolation When RF3 Is On Figure 10 • Isolation When RF4 Is On ## **Evaluation Kit** The SPDT switch evaluation board (PRT-77499) was designed to ease customer evaluation of pSemi's PE42443. The RF common port is connected through a $50\Omega$ transmission line via the top SMA connector J1. RF1, RF2, RF3 and RF4 are connected through $50\Omega$ transmission lines via side SMA connectors J2, J3, J4 and J5, respectively. A through $50\Omega$ transmission is available via SMA connectors J6 and J7. This transmission line can be used to estimate the loss of the PCB over the environmental conditions being evaluated. The EVK board is constructed with four metal layers on dielectric materials of Rogers $4003C^{TM}$ and FR406 with a total thickness of 62 mils. Layer 1 and layer 3 provide ground for the $50\Omega$ transmission lines. The $50\Omega$ transmission lines are designed in layer 1 and use a coplanar waveguide design with a trace width of 15.8 mils, signal-to-ground spacing of 8 mils and trace metal thickness of 1.7 mils. The board stackup for $50\Omega$ transmission lines has 8 mil thickness of Rogers 4003C between layer 1 and layer 2, and 42 mil thickness of FR406 between layer 2 and layer 3. Please consult manufacturers' guidelines for proper board material properties in your application. The PCB should be designed in such a way that RF transmission lines and sensitive DC I/O traces such as VSS\_EXT are heavily isolated from one another; otherwise, the true performance of the PE42443 will not be yielded. Figure 11 ■ Evaluation Board Layout, Top/Bottom Layer for PE42443 DOC-106518-6 – (06/2023) Page 9 of 15 ## **Evaluation Board Schematic and BOM** Figure 12 shows the evaluation board schematic. Table 5 shows the evaluation board bill of materials. Figure 12 ■ PE42443 Evaluation Board Schematic Table 5 ■ PE42443 Evaluation Board BOM Components | Reference | Value | Description | Manufacturer | Mfg. Part<br>Number | |--------------------------|--------------------|---------------------------------------------------------------------------------------------|-----------------------------------------|-------------------------| | C1,C2 | 10 µF | CAP, SMD, CER, 10 μF, 10V, +/-20%, X7T, 0603 (1608 Metric) | Murata Electronics<br>North America | GRM188D71A106-<br>MA73D | | C3 | 100 pF | CAP, SMD, CER, 100 pF, 50V, +/-5%, C0G, NP0, 0402 (1005 Metric) | Murata Electronics<br>North America | GRM1555C1H101-<br>JA01D | | C4 | 0.1 μF | CAP, SMD, CER, 0.1 μF, 10V, +/-20%, X5R, 0402 (1005 Metric) | Murata Electronics<br>North America | GRM155R61A104-<br>MA01D | | J1,J2,J3,J4,J5,<br>J6,J7 | 142-0761-881 | CONN, Coaxial Connectors (RF), SMA, SMD, Jack, Female Socket, 50 Ohm | Cinch Connectivity<br>Solutions Johnson | 142-0761-881 | | J11 | PBC07DABN | CONN, Rectangular Connectors - Headers, Male Pins,<br>Header Unshrouded Breakaway, TH, Male | Sullins Connector<br>Solutions | PBC07DABN | | PCB1 | PCB | PCB,PE42444 SP4T EVK | pSemi Corporation | PRT-77499 | | U1 | IC-4X4_L-<br>GA21L | | | | # **Application Diagram** Table 6 ■ Lookup Table for Application Diagram | Phase | ON Ports | | Path | |---------|----------|---------|--------| | State | SP4T #1 | SP4T #2 | Falli | | State 1 | RF3 | RF2 | Path 1 | | State 2 | RF2 | RF3 | Path 2 | | State 3 | RF4 | RF1 | Path 3 | | State 4 | RF1 | RF4 | Path 4 | **Figure 13** shows an application diagram for a phase shifter application implemented using two SP4T switches. Note: To characterize the parameters Relative Phase, Relative Phase Error and Relative Phase Variation between Paths, all four paths had exactly the same delay line lengths. Figure 13 ■ Application Diagram for PE42443 Used in a Phase Shifter ## Pin Information This section provides pinout information for the PE42443. **Figure 14** shows the pin map of this device for the available package. **Table 7** provides a description for each pin. Figure 14 • Pin Configuration (Top View) Table 7 ■ Pin Descriptions for PE42443 | Pin No. | Pin Name | Description | | |---------|--------------------|--------------------------------------------------------------|--| | 1 | GND | Ground | | | 2 | GND | Ground | | | 3 | COM <sup>(1)</sup> | RF common port | | | 4 | GND | Ground | | | 5 | GND | Ground | | | 6 | RF1 <sup>(1)</sup> | RF port 1 | | | 7 | GND | Ground | | | 8 | GND | Ground | | | 9 | RF2 <sup>(1)</sup> | RF port 2 | | | 10 | GND | Ground | | | 11 | V1 | Digital control logic input 1 | | | 12 | V2 | Digital control logic input 2 | | | 13 | SEL <sup>(2)</sup> | Logic select—used to determine definition for V1 and V2 pins | | Table 7 ■ Pin Descriptions for PE42443 (Cont.) | Pin No. | Pin Name | Description | | |---------|--------------------|-------------------------------------------|--| | 14 | VSS_EXT | External negative supply | | | 15 | VDD | Supply voltage | | | 16 | GND | Ground | | | 17 | RF3 <sup>(1)</sup> | RF port 3 | | | 18 | GND | Ground | | | 19 | GND | Ground | | | 20 | RF4 <sup>(1)</sup> | RF port 4 | | | Pad | GND | Exposed pad: ground for proper operation. | | - 1) RF pins 3, 6, 9, 17 and 20 must be at 0 V DC. The RF pins do not require DC blocking capacitors for proper operation if the 0 V DC requirement is met. - 2) Internal pull-up resistor will set pin to logic high if pin is floating. Ground pin to set to logic low. # **Packaging Information** This section provides packaging data including the moisture sensitivity level, package drawing, package marking and tape-and-reel information. ## **Moisture Sensitivity Level** The moisture sensitivity level rating for the PE42443 in the 20-lead 4 x 4 mm LGA package is MSL 3. ## **Package Drawing** Figure 15 • Package Mechanical Drawing for 20-lead 4 x 4 mm LGA DOC-106518-6 - (06/2023) Page 13 of 15 # **Top-Marking Specification** Figure 16 ■ Package Marking Specifications for PE42443 = Pin 1 indicator 42443 = Product part number YY = Last two digits of assembly year (2022 = 22) WW = Work week of assembly lot start date (01, ..., 52) ZZZZZZ = Assembly lot code (max six characters) DOC-100702-1 ## Tape and Reel Specification Figure 17 • Tape and Reel Specifications for 20-lead 4 x 4 mm LGA # **Ordering Information** Table 8 lists the available ordering codes for the PE42443 as well as available shipping methods. ### Table 8 • Order Codes for PE42443 | Order Codes | Description | Packaging | Shipping Method | |-------------|------------------------|----------------------------|-----------------| | PE42443A-Z | PE42443 SP4T switch | Green 20-lead 4 x 4 mm LGA | 3000 units/T&R | | EK42443-01 | PE42443 evaluation kit | Evaluation kit | 1/box | ## **Document Categories** ## **Advance Information** The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. #### Preliminary Specification The datasheet contains preliminary data. Additional data may be added at a later date. pSemi reserves the right to change specifications at any time without notice in order to supply the best possible product. ### Product Specification The datasheet contains final data. In the event pSemi decides to change the specifications, pSemi will notify customers of the intended changes by issuing a CNF (Customer Notification Form). #### **Product Brief** This document contains a shortened version of the datasheet. For the full datasheet, contact sales@psemi.com. #### Sales Contact For additional information, contact Sales at sales@psemi.com. #### Disclaimers The information in this document is believed to be reliable. However, pSemi assumes no liability for the use of this information. Use shall be entirely at the user's own risk. No patent rights or licenses to any circuits described in this document are implied or granted to any third party. pSemi's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the pSemi product could create a situation in which personal injury or death might occur. pSemi assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications. ## **Patent Statement** pSemi products are protected under one or more of the following U.S. patents: patents.psemi.com ### Copyright and Trademark ©2021–2023, pSemi Corporation. All rights reserved. The Peregrine Semiconductor name, Peregrine Semiconductor logo and UltraCMOS are registered trademarks and the pSemi name, pSemi logo, HaRP and DuNE are trademarks of pSemi Corporation in the U.S. and other countries.