

The PE4280 is an UltraCMOS<sup>™</sup> Switch designed for CATV applications,

covering a broad frequency range from 5 MHz up to 2.2 GHz. This

interface. It also provides low insertion loss with extremely low bias requirements while operating on a single 3 V supply. In a typical CATV

The PE4280 is manufactured on Peregrine's UltraCMOS™ process, a

single-supply SPDT switch integrates a two-pin CMOS control

manufacturable solution when compared to mechanical relays.

patented variation of silicon-on-insulator (SOI) technology on a

sapphire substrate, offering the performance of GaAs with the

application, the PE4280 provides for a cost effective and

economy and integration of conventional CMOS.

Peregrine Specification 71-0013-01

Figure 1. Functional Diagram

Product Description

## **Product Specification**

# **PE4280**

#### 75 Ω SPDT CATV UltraCMOS™ Switch 5 MHz - 2.2 GHz

### **Features**

- 75 Ω characteristic edance
- Integrated 75 Ω mination
- CTB performance f 85
- High isol 60 dL 1 GHz
- tion loss: typ Low i v 0. 5 B at 1 GHz
  - High input IP. 0 dBm
- CMOS two-pin c col

x 4 x

- Sing +3 V supply operation
- current consumption: 8 μA
- fi terminated mode Unique al
  - 85 mm QFN package





#### Table 1. Electrical Specifi ns @+25 °C (Z<sub>s</sub> = 75 Ω)

| Parameter                          | dition                                                                            | Minimum              | Typical                  | Maximum                   | Units            |
|------------------------------------|-----------------------------------------------------------------------------------|----------------------|--------------------------|---------------------------|------------------|
| Operating Frequency                |                                                                                   | 5                    |                          | 2200                      | MHz              |
| Insertion                          | MHz - 250 MJ<br>- MHz - 77 M Hz<br>750 M - 200 MHz<br>1000 M - 2200 MHz           |                      | 0.5<br>0.8<br>0.9<br>1.1 | 0.6<br>0.95<br>1.1<br>1.3 | dB               |
| Isolation                          | 5 MHz - 250 MHz<br>250 MHz - 750 MHz<br>750 MHz - 1000 MHz<br>1000 MHz - 2200 MHz | 67<br>60<br>57<br>44 | 72<br>65<br>60<br>47     |                           | dB               |
| Input IP2 <sup>1</sup>             | 5 MHz - 1000 MHz                                                                  |                      | 75                       |                           | dBm              |
| Input IP3 <sup>1</sup>             | 5 MHz - 1000 MHz                                                                  | 50                   | 50                       |                           | dBm              |
| Input 1dB Compression <sup>1</sup> | 1000 MHz                                                                          | 29                   | 26                       |                           | dBm              |
| CTB/CSO                            | 77 and 110 Channels;<br>Power Out = 44 dBm V                                      |                      | -85                      |                           | dBc              |
| Switching Time                     | 50% CTRL to 10/90% RF                                                             |                      | 2                        |                           | μs               |
| Video Feedthrough <sup>2</sup>     | 5 MHz - 1000 MHz                                                                  |                      |                          | 15                        | mV <sub>pp</sub> |

Notes: 1. Measured in a 50  $\Omega$  system.

2. Measured with a 1 ns risetime, 0/3 V pulse and 500 MHz bandwidth

Document No. 70-0164-05 |www.psemi.com

©2010-2011 Peregrine Semiconductor Corp. All rights reserved.



#### Figure 3. Pin Configuration (Top View)



#### Table 2. Pin Descriptions

| No.             | Name                 | Description            |  |
|-----------------|----------------------|------------------------|--|
| 1               | GND                  | Ground                 |  |
| 2               | GND                  | Ground                 |  |
| 3 <sup>1</sup>  | RF1                  | RF I/O                 |  |
| 4 <sup>4</sup>  | GND                  | Ground                 |  |
| 5               | GND                  | Ground                 |  |
| 6               | GND                  | Ground                 |  |
| 7 <sup>4</sup>  | GND                  | Ground                 |  |
| 8 <sup>1</sup>  | RFC                  | Co                     |  |
| 9 <sup>4</sup>  | GND                  | round                  |  |
| 10              | GND                  | Fround                 |  |
| 11              | GND                  |                        |  |
| 12 <sup>4</sup> | GND                  | Ground                 |  |
| 13 <sup>1</sup> | RF2                  | RF I/O                 |  |
| 14              | GND                  | C. d                   |  |
| 15              | GND                  | Gro                    |  |
| 16 <sup>2</sup> |                      | C 01 2                 |  |
| 17 <sup>2</sup> | C1                   | ontrol 1               |  |
| 18 <sup>3</sup> | V <sub>ss</sub> /GND | Negative Supply Option |  |
| 19              | GND                  | Ground                 |  |
| 20              | V <sub>DD</sub>      | Supply                 |  |
| Paddle          | 10                   | Exposed Ground Paddle  |  |

Notes: 1. RF pins 3, 8, and 15 must be at 0 VDC. The RF pins do not require DC blocking capacitors for proper operation if the 0 VDC requirement is met.

- 2. Pins 16 and 17 are the CMOS controls that set the three operating states.
- 3. Connect pin 18 to GND to enable the on-chip negative voltage generator. Connect pin 18 to V\_{ss} (-3 V) to bypass and disable internal -3 V supply generator. Also, see paragraph "Switching Frequency."
- 4. Customer can add external resistance to ground to change or modify termination resistance.

| Table 3. Absolute Maximum Rating | Table | 3. Absolu | te Maximum | Ratings |
|----------------------------------|-------|-----------|------------|---------|
|----------------------------------|-------|-----------|------------|---------|

| Symbol           | Parameter/Condition            | Min  | Max                   | Unit |
|------------------|--------------------------------|------|-----------------------|------|
| V <sub>DD</sub>  | Power supply voltage           | -0.3 | 4.0                   | V    |
| Vı               | Voltage on any DC input        | 0.3  | V <sub>DD</sub> + 0.3 | V    |
| P <sub>RF</sub>  | RF CW power                    |      | 24                    | dBm  |
| T <sub>ST</sub>  | Storage temperature            |      | 150                   | °C   |
| T <sub>OP</sub>  | Operating temperate            | -40  | 85                    | °C   |
| V <sub>ESD</sub> | ESD voltage<br>(Human, they Mo |      | .00                   | V    |

Exceeding absolute maximum ratings may cause permanent namage. Operation bould be restricted to the limit on the Operating Range, table. Operation between operating range maximum and absolute maximum formatended periods may reduce reliability.

### Table 4. Operath, Ranges @ 25 °C

| Paramer                                                      | Min                 | Тур | Max                 | Unit |
|--------------------------------------------------------------|---------------------|-----|---------------------|------|
| V <sub>DD</sub> Para pply                                    | 2.7                 | 3.0 | 3.3                 | V    |
| <sub>ID</sub> Power Supply Current<br>V <sub>DD</sub> = 3 V) |                     | 8   | 20                  | μA   |
| Control Voltage High                                         | 70% V <sub>DD</sub> |     |                     | V    |
| Control Voltage Low                                          |                     |     | 30% V <sub>DD</sub> | V    |

#### **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS device, observe the same precautions that you would use with other ESDsensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the

#### **Moisture Sensitivity Level**

The Moisture Sensitivity Level rating for the PE4280 in the 20-lead 4 x 4 x 0.85 mm QFN package is MSL1.



#### Latch-Up Avoidance

Unlike conventional CMOS devices, UltraCMOS<sup>™</sup> devices are immune to latch-up.

#### **Switching Frequency**

The PE4280 has a maximum 25 kHz switching rate when the internal negative voltage generator is used (pin 18 = GND). The rate at which the PE4280 can be switched is only limited to the switching time if an external -3 V supply is provided at pin 18 (V<sub>ss</sub>).

#### Table 5. RF Path Truth Table

| C1   | C2   | RFC – RF1        | RFC – RF2        |
|------|------|------------------|------------------|
| Low  | Low  | OFF              | OFF              |
| Low  | High | OFF              | ON               |
| High | Low  | ON               | OFF              |
| High | High | N/A <sup>1</sup> | N/A <sup>1</sup> |

#### Table 6. Termination Truth Table

| C1   | C2   | RFC – 75 Ω     | RF1 – 7 <u>5 Ω</u> | RF2 5 Ω        |
|------|------|----------------|--------------------|----------------|
| Low  | Low  | X <sup>2</sup> | X <sup>2</sup>     | X <sup>2</sup> |
| Low  | High |                | X <sup>2</sup>     |                |
| High | Low  |                |                    | X <sup>2</sup> |
| High | High |                | N/A <sup>1</sup>   | N              |
|      |      |                |                    |                |

Notes: 1. The operation of the P motol is not supported or characteristic on the  $C1 = V_{DD}$ and  $C2 = V_{DD}$  state 2. "X" denotes terminal mabled



## **Evaluation Kit**

The SPDT Switch Evaluation Kit board was designed to ease customer evaluation of the PE4280 SPDT switch. The RFC port is connected through a 75  $\Omega$ transmission line to J2. Port 1 and Port 2 are connected through 75  $\Omega$  transmission lines to J1 and J3. A through transmission line connects F connectors J4 and J5. This transmission line can be used to estimate the loss of the PCB over the environmental conditions being evaluated.

The board is constructed of a four metal layer FR4 material with a total thickness of 0.062". The transmission lines were designed using a coplanar waveguide with ground plane (28 mil core, 21 mil width, 30 mil gap).

J6 provides a means for controlling DC and digital inputs to the device. The provided jumpers short the package pin to ground for logic low. When the jumper is removed, the pin is pulled up to V<sub>DD</sub> for logic high.

When the jumper is in place, 3  $\mu$ A of current with low through the 1 M $\Omega$  pull up resistor. This extra current should not be attributed to the requirements of the device.

Proper PCB design is essential for an isolation performance. This eval board deponstrate trace and ground management for a substance of a and radiation.



Peregrine Specification 101/0148~03A









# Typical Performance Data from -40 °C to +85 °C (unless otherwise noted) (75 $\Omega$ impedance except as indicated)





#### Typical Performance Data @ +25° C (Unless otherwise noted)

#### (75 $\Omega$ impedance except as indicated)







| Order Code             | Part Marking | Description                | Package                                         | Shipping Method |
|------------------------|--------------|----------------------------|-------------------------------------------------|-----------------|
| 4280-52                | 4280         | PE4280G-20QFN 4x4 mm-3000C | Green 20-lead 4x4 mm QFN, Matte Tin Lead Finish | 3000 units/T&R  |
| PE4280MLIAA<br>Green   | 4280         | PE4280-20QFN 4x4 mm-75     | 20-lead 4x4 mm QFN, NiPdAu Lead Finish          | 75 units/Tube   |
| PE4280MLIAA-Z<br>Green | 4280         | PE4280-20QFN 4x4 mm-3000   | 20-lead 4x4 mm QFN, NiPdAu Lead Finish          | 3000 units/T&R  |
| EK4280-01              | PE4280-EK    | PE4280-20QFN 4x4 mm-EK     | Evaluation Kit                                  | 1/Box           |
|                        |              |                            |                                                 |                 |

Document No. 70-0164-05 |www.psemi.com

©2010-2011 Peregrine Semiconductor Corp. All rights reserved.



#### **Sales Contact and Information**

#### For Sales and contact information please visit www.psemi.com.

<u>Advance Information</u>: The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. <u>Preliminary Specification</u>: The datasheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. <u>Product Specification</u>: The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

The information in this datasheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this datasheet are implied or granted to any third

#### party.

Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or the might occur. Peregrine assumes no liability for damages, including consequential or incidental damages and go ut of the use of its products in such applications.

The Peregrine name, logo, and UTSi are registered trademark UltraCMOS, Hap altiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp. All other trademarks wention the green are the property of their respective companies.