# PE29101

## **Document Category: Product Specification**



## UltraCMOS® High-speed FET Driver, 40 MHz

### **Features**

- · High- and low-side FET drivers
- · Dead-time control
- · Fast propagation delay, 11 ns
- · Internal gate overvoltage management
- · Sub-nanosecond rise and fall time
- · 2A/4A peak source/sink current
- · Package flip chip

## **Applications**

- · DC-DC conversions
- AC-DC conversions
- · Wireless power
- LiDAR

Figure 1 • PE29101 Functional Diagram



## **Product Description**

The PE29101 integrated high-speed driver designed to control the gates of external power devices, such as enhancement mode gallium nitrol (N) FE The output of the PE29101 are capable of providing switching transition speeds in the sub-ranosecond range is a smaller peripheral temponent makes pable new applications such as wireless power charging.

The PE29101 operates from .sV and d support a high side floating supply voltage of 80V. An optional internal synchronous tstrap circuit limits ercharging of the bootstrap capacitor during reverse body diode ceeding their maximum gate-to-source voltage rating. The conduction, preva GaN FEX from PE29101 also Foller that allows timing of the LS and HS gates to eliminate any large tures a shoot-through dramatically reduce the efficiency of the circuit and potentially damage the rents transistors.

The Property available in a p chip package and is manufactured on Peregrine's UltraCMOS process, a partited advantal d for a forcon-on-insulator (SOI) technology, offering the performance of GaAs with the showy and internation conventional CMOS.

©2018, pSemi Corporation. All rights reserved. • Headquarters: 9369 Carroll Park Drive, San Diego, CA, 92121

Product Specification DOC-78681-7 – (07/2019)



## **Absolute Maximum Ratings**

Exceeding absolute maximum ratings listed in **Table 1** may cause permanent damage. Operation should be restricted to the limits in **Table 2**. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.

#### **ESD Precautions**

When handling this UltraCMOS device, observe the same precautions as with any other ESL censitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should aken to avoid exceeding the rating specified in **Table 1**.

### Latch-up Immunity

Unlike conventional CMOS devices, UltraCMOS devices are immune to lath-up.

Table 1 ■ Absolute Maximum Ratings for PE29101

| Parameter/Condition                              | Min  | Max  | Unit |
|--------------------------------------------------|------|------|------|
| Low-side bias (LSB) to low-side source (LSS)     | -0.5 | 7    | V    |
| High-side bias (HSB) to high-side source (HSS)   | .3   | 7    | V    |
| Input signal                                     | -0.3 | 7    | V    |
| HSS to LSS                                       | -5   | 100  | V    |
| ESD voltage HBM <sup>(*)</sup> , all pins        |      | 1000 | V    |
| Note: * Human body model (JEDEC JS-001, Table 2A |      |      |      |



# **Recommended Operating Conditions**

**Table 2** lists the recommended operating conditions for the PE29101. Devices should not be operated outside the recommended operating conditions listed below.

Table 2 ■ Recommended Operating Conditions for PE29101

| Parameter                                                 | Min | Тур | Max  | Unit |
|-----------------------------------------------------------|-----|-----|------|------|
| Supply for driver front-end, V <sub>DD</sub>              | 4.0 | 5.0 |      | V    |
| Supply for high-side bias (HSB) to high-side source (HSS) | 4.0 | 5   | 6.5  |      |
| Supply for low-side bias (LSB) to low-side source (LSS)   | 4.0 | 5.0 | 6.5  | V    |
| Logic HIGH for control input                              | 1.6 |     | 6.5  | V    |
| Logic LOW for control input                               | 0   |     | 6    | V    |
| HSS range                                                 |     |     | 80   | V    |
| Operating temperature                                     | -46 |     | +105 | °C   |
| Junction temperature                                      | -40 |     | +125 | °C   |



DOC-78681-7 – (07/2019) Page 3 of 15



# **Electrical Specifications**

**Table 3** provides the key electrical specifications @ +25 °C,  $V_{DD}$  = 5V, 100 pF load; RDHL and RDLH are  $\pm 1\%$  tolerance unless otherwise specified.

Table 3 ■ DC Characteristics

| Parameter                                                     | Condition                                             | Min      | Тур  | Tax  | Unit |
|---------------------------------------------------------------|-------------------------------------------------------|----------|------|------|------|
| DC Characteristics                                            |                                                       |          |      |      |      |
| V <sub>DD</sub> quiescent current                             | $V_{DD}$ = 5V, RDHL = RDLH = 80.6 k $\Omega$          |          |      |      |      |
| HSB quiescent current                                         | HSB = 5V                                              |          | 2.5  |      | mA   |
| LSB quiescent current                                         | LSB = 5V                                              |          | 2.5  |      | mA   |
| Total quiescent current                                       | $V_{DD}$ =HSB=LSB=5V, RDHL = RDLH = 80.6 kΩ           |          | 5.9  | 8.0  | mA   |
| V <sub>DD</sub> quiescent current                             | $V_{DD}$ = 6.5V, RDHL = RDLH = 80.6 k $\Omega$        |          | 1.3  | •    | mA   |
| HSB quiescent current                                         | HSB = 6.5V                                            |          |      |      | mA   |
| LSB quiescent current                                         | LSB = 6.5V                                            |          | 3.9  |      | mA   |
| Total quiescent current                                       | $V_{DD}$ =HSB=LSB=6.5V, RDHL = 0.6 kΩ                 |          | 9.0  | 11.5 | mA   |
| Under Voltage Lockout                                         |                                                       |          | ı    |      | 1    |
| Under voltage release (rising)                                |                                                       |          | 3.6  | 3.9  | V    |
| Under voltage hysteresis                                      |                                                       |          | 400  |      | mV   |
| Gate Drivers                                                  |                                                       | 1        |      |      |      |
| HSG <sub>PU</sub> /LSG <sub>PU</sub> pull-up resistance       | $V_{DD} = 6.5$ SHL = RDLH = 80.6 k $\Omega$           |          | 1.8  |      | Ω    |
| HSG <sub>PD</sub> /LSG <sub>PD</sub> pull-down resistant 6.5V |                                                       |          | 1.5  |      | Ω    |
| VDDSYNC resistance                                            |                                                       |          | 4.5  |      | Ω    |
| HSG <sub>PU</sub> /LSG <sub>PU</sub> Is age currer            | HSb <sub>PU</sub> = 5V, LSB–LSG <sub>PU</sub> = 5V    |          | 10   |      | μА   |
| HSG <sub>PD</sub> /LSG <sub>PD</sub> learne crunit            | G <sub>PD</sub> -HSS = 5V/LSG <sub>PD</sub> -HSS = 5V |          | 50   |      | μА   |
| Dead-4: ptrol                                                 |                                                       | <u> </u> |      |      |      |
| D d-time control tages                                        | HSB=LSB, 80.6 kΩ resistor to GND                      |          | 1.4  |      | V    |
|                                                               | RDHL = 30 kΩ                                          |          | 0.8  |      | ns   |
| Dest-time from HSQ bing low to                                | RDHL = 80.6 kΩ                                        |          | 3.3  |      | ns   |
| LSt ing high                                                  | RDHL = 150 kΩ                                         |          | 6.5  |      | ns   |
|                                                               | RDHL = 255 kΩ                                         |          | 11.1 |      | ns   |



### Table 3 ■ DC Characteristics (Cont.)

| Parameter                                | Condition                          | Min | Тур  | Max | Unit |
|------------------------------------------|------------------------------------|-----|------|-----|------|
| Dead-time from LSG going low to          | RDLH = 30 kΩ                       |     | 0.2  |     | ns   |
|                                          | RDLH = 80.6 kΩ                     |     | 2.6  |     | ns   |
| HSG going high                           | RDHL = 150 kΩ                      |     | 5.6  |     | ıs   |
|                                          | RDHL = 255 kΩ                      |     | 10.0 |     | ns   |
| Switching Characteristics                |                                    |     |      |     |      |
| LSG turn-off propagation delay           | LSG turn-off propagation delay     |     | ſĥ.  |     |      |
| HSG rise time                            | 10%-90% with 100pF load            |     | 1.0  |     | ns   |
| LSG rise time                            | 10%-90% with 100pF load            |     | 1.0  |     | ns   |
| HSG fall time                            | 10%–90% with 100pF load            |     | 1.0  |     | ns   |
| LSG fall time                            | 10%–90% with 100pF load            |     | 1.0  |     | ns   |
| Minimum output pulse width               | RDLH = RDLH = $30 \text{ k}\Omega$ |     | 2    | 4.0 | ns   |
| Max switching frequency @ 50% duty cycle | RDHL = RDLH = 80.6 kΩ              | 40  | 47   |     | MHz  |

# **Control Logic**

Table 4 provides the control logic truth table for the PE29

Table 4 ■ Truth Table for PE29101

| EN | IN | HSG, YSS | ASG <sub>PD</sub> -HSS | LSG <sub>PU</sub> -LSS | LSG <sub>PD</sub> -LSS |
|----|----|----------|------------------------|------------------------|------------------------|
| L  | 4  | i-Z      | L                      | Н                      | Hi–Z                   |
| L  | Н  |          | Hi–Z                   | Hi–Z                   | L                      |
| Н  | L  | -Z       | L                      | Hi–Z                   | L                      |
| Н  |    | Hi–Z     | L                      | Hi–Z                   | L                      |



## **Typical Performance Data**

**Figure 2** through **Figure 4** show the typical performance data @ +25 °C, VDD = 5V, load = 100 pF capacitor, unless otherwise specified.

Figure 2 • Total Quiescent Current





Figure 3 • UVLO Threshold



Figure 4 • Dead Time



DOC-78681-7 – (07/2019) Page 7 of 15



# **Test Diagram**

Figure 5 shows the test circuit used to characterize the PE29101.

Figure 5 • Test Circuit for PE29101





## Theory of Operation

### General

The PE29101 is intended to drive both the high-side (HS) and the low-side (LS) gates of external over transistors, such as enhancement-mode GaN FETs, for power management applications. The Pa29101 is suited for applications requiring higher switching speeds due to the reduced parasitic property of the highesticity insulating substrate inherent with Peregrine's UltraCMOS process.

The driver uses a single-ended pulse width modulation (PWM) input that feeds a dead the country, capable of generating a small and accurate dead-time. The propagation delay of the dead-time controller as the small and accurate dead-time. The propagation delay of the dead-time controller as the small and accurate dead-time. The propagation delay of the dead-time controller are the fast switching requirements when driving GaN FETs. The differential country of the dead-time controller are then level-shifted from a low-voltage domain to a high-voltage domain to a high-

Each of the output drivers includes two separate pull-up and pull-down or puts allowing independent control of the turn-on and turn-off gate loop resistance. The low impedance output of the drivers improve external power FETs switching speed and efficiency, and minimizes the effects of the voltage of time (dv/dt) transients.

### **Under-voltage Lockout**

An internal under-voltage lockout (UVLO) feature prevents the PE29101 has powering up before input voltage rises above the UVLO threshold of 3.6V (typ), and 400 V (typ) of hysteresis and ilt in to prevent false triggering of the UVLO circuit. The UVLO must be cleared and the EN pin must be released before the part will be enabled.

### Dead-time Adjustment

The PE29101 features a dead-time adjustment that allows to user to control the timing of the LS and HS gates to eliminate any large shoot-through current which could comatically reduce the efficiency of the circuit and potentially damage the GaN FETs. Two external resistors of trol the timing of outputs in the dead-time controller block. The timing was forms are illustrated in the damage to the controller block.

ffect the The dead-time resistors only put; the HS output will always equal the duty-cycle of the input. The HS FET gate node will t of the PWM input, as both rising and falling edges are shifted in the same direction. The LS FE re node du cycle can be controlled with the dead-time resistors as each resistor will move the and falling edge opposite directions. RDLH will change the dead-time from lowside gate (LSG) gh-side₄ G) rising and RDHL will change the dead-time from HSG falling to ing to LSG rising. F re 7 sho sulting dead-time versus the external resistor values

## High-side Gate Voltage otection

In cases when the Gamban wor body diode conduction is significantly longer than the bootstrap diode turn-on tipe, overchargh, of the potstrap capacitor can develop. The resulting overvoltage on the high-side supply reversed the specified operating range of the transistor. The PE29101 features an internal synchronous be testrap protectic circuit (pin 4) designed to limit overcharging of the bootstrap capacitor during reverse body distribution.

DOC-78681-7 – (07/2019) Page 9 of 15



Figure 6 and Figure 7 provide the dead-time description for the PE29101.

Figure 6 • Typical Dead-time Description





### **Application Circuit**

**Figure 8** shows a typical application diagram of the PE29101 and its external components in a half-bridge, open-loop configuration. The PE29101 drives the low-side gate of Q2 referenced to ground, and the floating high-side gate of Q1 referenced to the switch node (HSS). Pin 4 of the PE29101 is connected to an external Schottky bootstrap diode with fast recovery time. The internal synchronous boot circuit limits over larging of the bootstrap capacitor during reverse body diode conduction, which could potentially damage Q1 y exceeding its specified gate-to source voltage.

The external gate resistors are required to de-Q the inductance in the gate loop and darben with an gon the FET gates and the SW node. Dead-time resistors RDHL and RDLH can be adjusted to ine-tune and to reduce unwanted losses during dead-time periods.

Figure 8 • Applications Diagram for PE29101





# **Pin Configuration**

This section provides pin information for the PE29101. **Figure 9** shows the pin map of this device for the available package. **Table 5** provides a description for each pin.

Figure 9 ■ Pin Configuration (Top View—Bumps Down)



Table 5 ■ Pin Descriptions for PE29101

| Pin No.                                  | Pin Name          | Descr 4on                                                                                                              |  |  |  |
|------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1                                        | HSG <sub>PD</sub> | High-side drive pull wn                                                                                                |  |  |  |
| 2                                        | HSS               | High-side ce                                                                                                           |  |  |  |
| 3                                        | HSB               | -side bias                                                                                                             |  |  |  |
| 4                                        | VDDSYM            | co. I. Connect to any of extern Schottky diode.                                                                        |  |  |  |
| 5                                        | RDLH              | Dead-time antrol resistor sets<br>LSG falling to SG rising delay<br>(external resistor to GND)                         |  |  |  |
| 6                                        | HS                | High-side gate drive pull-up                                                                                           |  |  |  |
| 7 <sup>(*)</sup>                         |                   | able active low, tri-state out-<br>outs when high                                                                      |  |  |  |
| 8(*)                                     | IN                | Control input                                                                                                          |  |  |  |
|                                          | PU                | Low-side gate drive pull-up                                                                                            |  |  |  |
| 10 <sup>(*)</sup>                        | LSO               | Look ahead for LSG <sub>PU</sub> . LSO precedes LSG <sub>PU</sub> and LSG <sub>PD</sub> by 4 ns. Leave open if unused. |  |  |  |
| 11                                       | GND               | Ground                                                                                                                 |  |  |  |
| 12                                       | LSG <sub>PD</sub> | Low-side gate drive pull-down                                                                                          |  |  |  |
| 13                                       | LSS               | Low-side source                                                                                                        |  |  |  |
| 14                                       | LSB               | Low-side bias                                                                                                          |  |  |  |
| 15                                       | $V_{DD}$          | +5V supply voltage                                                                                                     |  |  |  |
| 16                                       | RDHL              | Dead-time control resistor sets<br>HSG falling to LSG rising delay<br>(external resistor to ground)                    |  |  |  |
| Note: * Internal 100k pull down resistor |                   |                                                                                                                        |  |  |  |

Page 12 of 15 DOC-78681-7 – (07/2019)



# **Die Mechanical Specifications**

This section provides the die mechanical specifications for the PE29101.

Table 6 ■ Die Mechanical Specifications for PE29101

| Parameter                  | Min | Тур         | Max | Unit | Ter ondition                          |
|----------------------------|-----|-------------|-----|------|---------------------------------------|
| Die size, singulated (x,y) |     | 2040 × 1640 |     | μm   | In using sarrane,<br>ax tole ——20/+30 |
| Wafer thickness            | 180 | 200         | 220 | μm   |                                       |
| Wafer size                 |     |             |     | μp   |                                       |
| Bump pitch                 |     | 400         |     | um   |                                       |
| Bump height                |     | 85          |     | μm   |                                       |
| Bump diameter              |     | 110         |     | μm   | max tolerance = ±17                   |

Figure 10 ■ Recommended Land Pattern for PE29101



DOC-78681-7 – (07/2019) Page 13 of 15



# **Tape and Reel Specification**

This section provides tape-and-reel information for the PE29101.

Figure 11 • Tape and Reel Specifications for the PE29101.





## **Ordering Information**

Table 7 lists the available ordering codes for the PE29101.

#### Table 7 ■ Order Codes for PE29101

| Order Codes | Description       | Packaging            | Shir ig Methr |
|-------------|-------------------|----------------------|---------------|
| PE29101A-X  | PE29101 flip chip | Die on tape and reel | 5 vits/7      |
| PE29101A-Z  | PE29101 flip chip | Die on tape and reel | 3000 b. T&R   |

## **Document Categories**

#### Advance Information

The product is in a formative or design stage. The data set contains design target specifications for product development. Specifications and features may change in any manner with

#### **Preliminary Specification**

The datasheet contains preliminary a. Addition of data in the be added at a later date, pSemi reserves the right to change specifications at any time without notice in order to supply the social productions are supply to the social production of the supply the supply

#### Product Specification

The datasheet contained and data in the even service des to change the specifications, pSemi will notify customers of the intended changes by issuing a CNF (Creative Notification).

#### Sales Contact

For additional information intact Sales ales@psemi.com.

#### Dis anne

The information in the cumers are fleved to be reliable. However, pSemi assumes no liability for the use of this information. Use shall be entirely patent rights or licenses to any circuits described in this document are implied or granted to any third party. pSemi's flucts are not design for intended for use in devices or systems intended for surgical implant, or in other applications intended to support or so in any are cation in which the failure of the pSemi product could create a situation in which personal injury or death might occur. The pSemi product could be a situation in which personal injury or death might occur. The pSemi product could be a situation in which personal injury or death might occur.

#### Pat. States of

pSemi products are protected under one or more of the following U.S. patents: patents.psemi.com

### Copyright and Trademark

©2018, pSemi Corporation. All rights reserved. The Peregrine Semiconductor name, Peregrine Semiconductor logo and UltraCMOS are registered trademarks and the pSemi name, pSemi logo, HaRP and DuNE are trademarks of pSemi Corporation in the U.S. and other countries.