

# **Product Specification** PE42720

# UltraCMOS® SPDT RF Switch 5 - 3000 MHz

#### **Features**

- HaRP™ technology enhanced
  - High linearit
    - CTB/CSO of -104 dBc
- Supports +1.8V control logic
- insertion loss
  - B @ 1 GHz
  - 0.8 dB @ 2 GHz
  - 1.0 dB @ 3 GHz
- gh isolation
  - 65 **B** @ 1 GHz
  - 4 dB @ 2 GHz
  - 63 dB @ 3 GHz
  - High ESD performance
    - 2500V HBM on all pins
    - 500V CDM on all pins

## **Product Description**

The PE42720 is a HaRP™ technology-enhanced absorptive 75Ω SPDT RF switch developed on the UltraCMOS® process technology.

PE42720 is a highly linear device delivering high isolation and low insertion loss performance. It is designed for CATV applications including CATV signal switching and distribution, cable modem headend, and DBS IF switching.

PE42720 supports +1.8V control logic and offers high ESD protection. In addition, no blocking capacitors are required if DC voltage is not present on the RF ports.

Peregrine's HaRP™ technology enhancement is an innovative feature of the UltraCMOS® process, offering the performance of GaAs with the economy and integration of conventional CMOS.

Figure 1. Functional Diagram



Figure 2. Package Type 20-lead 4x4 mm LGA





Table 1. Electrical Specifications @ 25°C,  $V_{DD}$  = 3.0V ( $Z_S$  =  $Z_L$  =  $75\Omega$  )

| Parameter                                   | Path      | Condition                                                   | Min                  | Тур                      | Max                      | Unit                 |
|---------------------------------------------|-----------|-------------------------------------------------------------|----------------------|--------------------------|--------------------------|----------------------|
| Operating frequency                         |           |                                                             | 5                    |                          | 3000                     | MHz                  |
| Insertion loss                              | RFC-RFX   | 5–100 MHz<br>100–1000 MHz<br>1000–2000 MHz<br>2000–3000 MHz |                      | 0.6<br>0.7<br>0.8<br>1.0 | 0.8<br>0.9<br>1.0<br>1.3 | ав<br>ав<br>ав<br>ав |
| Isolation                                   | RFX-RFX   | 5–100 MHz<br>100–1000 MHz<br>1000–2000 MHz<br>2000–3000 MHz | 68<br>63<br>60<br>58 | 70<br>65<br>62<br>60     |                          | dB<br>dB<br>dB<br>dB |
| Isolation                                   | RFC-RFX   | 5–100 MHz<br>100–1000 MHz<br>1000–2000 MHz<br>2000–3000 MHz | 68<br>63<br>62<br>61 | 70<br>65<br>64<br>63     |                          | dB<br>dB<br>dB<br>dB |
| Return loss                                 | All ports | 5–2500 MHz<br>2500–3000 MHz                                 |                      | 20<br>14                 |                          | dB<br>dB             |
| Input 1 dB compression point <sup>1,2</sup> | RFC-RFX   | All bands, 100% duty cycle                                  | 30                   | 31                       |                          | dBm                  |
| CTB / CSO                                   |           | 159 channels; 42 dBmV per channel output power              |                      | -104                     |                          | dBc                  |
| Video feedthrough <sup>3</sup>              |           | DC measurement                                              |                      | 5                        |                          | $mV_{PP}$            |
| Switching time                              |           | 50% CTRL to 90% or 10% RE                                   |                      | 1500                     | 2100                     | ns                   |

Notes: 1. The input 1dB compression point is a linearity figure of merit ower P<sub>IN</sub>

<sup>2.</sup> Measured in a  $50\Omega$  system

<sup>3.</sup> Measured with a 3 ns rise time, 0/3V pulse and 500 MHz t dwidth



Figure 3. Pin Configuration (Top View)



**Table 2. Pin Descriptions** 

| Pin #                                     | Pin Name         | Description                              |
|-------------------------------------------|------------------|------------------------------------------|
| 1, 2, 4-7, 9,<br>10-12, 14,<br>15, 18, 19 | GND              | Ground                                   |
| 3                                         | RF1 <sup>1</sup> | RF port                                  |
| 8                                         | RFC <sup>1</sup> | RF common                                |
| 13                                        | RF2 <sup>1</sup> | RF port                                  |
| 16                                        | CTRL2            | Digital control logic input 2            |
| 17                                        | CTRL1            | Digital control logic Input 1            |
| 20                                        | $V_{DD}$         | Supply voltage                           |
| Pad                                       | GND              | Exposed pad: ground for proper operation |

The RF pins do no uire Note 1: RF pins 3, 8, and 13 must b DC blocking capacitors for is met

**Table 3. Operating Ranges** 

| Parameter                                               | Symbol               | Min  | Тур | Max | Unit |
|---------------------------------------------------------|----------------------|------|-----|-----|------|
| Supply voltage                                          | $V_{DD}$             | 2.7  |     | 5.5 | V    |
| Supply current V <sub>DD</sub> = 2.7 to 5.5V            | I <sub>DD</sub>      |      | 130 | 200 | μΑ   |
| Digital input high (CTRL1, CTRL2)                       | V <sub>IH</sub>      | 1.17 |     | 3.6 | ٧    |
| Digital input low (CTRL1, CTRL2)                        | V <sub>IL</sub>      | -0.3 |     | 0.6 | ٧    |
| Digital input current                                   | I <sub>CTRL</sub>    |      | 9   | 12  | μΑ   |
| RF input power (RFC–RFX) <sup>1</sup>                   | P <sub>IN</sub>      |      |     | 28  | dBm  |
| RF input power into terminated ports (RFX) <sup>1</sup> | R <sub>IN,TERM</sub> |      |     | 20  | dBm  |
| Operating temperature range                             | Top                  | -40  |     | +85 | °C   |

cycle, all bands, 75Ω

## **Table 4. Absolute Maximum Ratings**

| Parameter/Condition                                     | Symbol               | Min  | Max  | Unit |
|---------------------------------------------------------|----------------------|------|------|------|
| Supply voltage                                          | $V_{DD}$             | -0.3 | 5.5  | V    |
| Digital input voltage<br>(CIRL1 CTRL2)                  | V <sub>CTRL</sub>    | -0.3 | 3.6  | V    |
| RF input power<br>(RFC-RFX) <sup>1</sup>                | P <sub>IN</sub>      |      | 28   | dBm  |
| RF input power into terminated ports (RFX) <sup>1</sup> | P <sub>IN,TERM</sub> |      | 20   | dBm  |
| Storage temperature range                               | T <sub>ST</sub>      | -65  | +150 | °C   |
| ESD voltage HBM <sup>2</sup> , all pins                 | V <sub>ESD,HBM</sub> |      | 2500 | V    |
| ESD Voltage MM <sup>3</sup> , all pins                  | V <sub>ESD,MM</sub>  |      | 150  | V    |
| ESD Voltage CDM <sup>4</sup> , all pins                 | $V_{\text{ESD,CDM}}$ |      | 500  | V    |

Notes: 1. 100% duty cycle, all bands,  $75\Omega$ 

Human Body Model (MIL-STD 883 Method 3015)
Machine Model (JEDEC JESD22-A115)

4. Charged Device Model (JEDEC JESD22-C101)

Exceeding absolute maximum ratings may cause permanent damage. Operation should be restricted to the limits in the Operating Ranges table. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.



## **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS® device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating.

## Latch-Up Avoidance

Unlike conventional CMOS devices, UltraCMOS® devices are immune to latch-up.

## **Switching Frequency**

The PE42720 has a maximum 25 kHz switching rate.

Switching frequency describes the time duration between switching events. Switching time is the time duration between the point the control signal reaches 50% of the final value and the point the output signal reaches within 10% or 90% of its target value. Switching time is provided in *Table* 1.

**Table 5. Truth Table** 

| CTRL1 | CTRL2 | RFC – RF1        | RFC – RF2        |
|-------|-------|------------------|------------------|
| Low   | Low   | OFF              | OFF              |
| Low   | High  | OFF              | ON               |
| High  | Low   | ON               | OFF              |
| High  | High  | N/A <sup>1</sup> | N/A <sup>1</sup> |

Note 1: CTRL1 = HIGH and CTRL2 = High are not supported

## Moisture Sensitivity Level

The Moisture Sensitivity Level rating for the PE42720 in the 20-lead 4x4 mm LGA package is MSL3.

## **Spurious Performance**

The typical spurious performance of the PE42720 is -155 dBm.



# Typical Performance Data @ 25°C and V<sub>DD</sub> = 3.0V unless otherwise specified

Figure 4. Insertion Loss (RFC-RFX)



Figure 5. Insertion Loss vs. Temp (RFC-RFX)



Figure 7. RFC Port Return Loss vs. Temp



Figure 6. Insertion Loss vs. V<sub>DD</sub> (RFC–RFX)



Figure 8. RFC Port Return Loss vs. V<sub>DD</sub> (RF1 Active)





## Typical Performance Data @ 25°C and V<sub>DD</sub> = 3.0V unless otherwise specified

Figure 9. RFC Port Return Loss vs. Temp (RF2 Active)



Figure 11. Active Port Return Loss vs. Temp (RF1 Active)



Figure 13. Active Port Return Lo vs. Temp 2 Active



Figure 10. RFC Port Return Loss vs.  $V_{\text{DD}}$ (RF2 Active)



Active Port Return Loss vs. VDD Figure 12 Active)



Figure 14. Active Port Return Loss vs. VDD (RF2 Active)





# Typical Performance Data @ 25°C and V<sub>DD</sub> = 3.0V unless otherwise specified

Figure 15. Isolation vs. Temp (RFX-RFX)



Figure 16. Isolation vs. V<sub>DD</sub> (RFX-RFX)



Figure 17. Isolation vs. Temp (RFC-RFX)



n vs. V<sub>DD</sub> (RFC–RFX) **Figure** Jsolat



#### **Evaluation Kit**

The SPDT switch evaluation board was designed to ease customer evaluation of Peregrine's PE42720. The RF common port is connected through a  $75\Omega$ transmission line via the F-Type connector, J2. RF1 and RF2 ports are connected through  $75\Omega$ transmission lines via F-Type connectors J1 and J3, respectively. A  $75\Omega$  through transmission line is available via F-Type connectors J4 and J5, which can be used to de-embed the loss of the PCB. J6 provides DC and digital inputs to the device.

The board is constructed of a four metal layer material with a total thickness of 60 mils. To achieve high isolation, the  $75\Omega$  transmission lines are designed in layer 2 using a stripline waveguide design. The board stack up for  $75\Omega$  transmission lines has 20 mil thickness of Rogers 4350B between layer 1 and layer 2, 20 mil thickness of Rogers 4450F between layer 2 and layer 3, and 13.3 mil thickness of Rogers 4350B between layer 3 and layer 4.

For the true performance of the PE42720 to be realized, the PCB should be designed in sugr that RF transmission lines and sensitive DC traces are heavily isolated from one another.

Figure 19. Evaluation Board Layout







Figure 21. Package Drawing 20-lead 4x4 mm LGA



Figure 22. Top Marking Specifications



Page 10 of 11



Figure 23. Tape and Reel Drawing



Notes:

- 1. 10 sprocket hole pitch cumulative tolerance ±0.02
- 2. Camber not to exceed 1 mm in 100 mm
- 3. Material: PS + C
- 4. Ao and Bo measured as indicated
- 5. Ko measured from a plane on the inside bottom of
- the pocket to the top surface of the carrier
- 6. Pocket position relative to sprocket hole measured true position of pocket, not pocket hole

Ao = 4.35 mm Bo = 4.35 mm Ko = 1.1 mm



Device Orientation in Tape

Table 6. Ordering Information

| Order Code    | Description            | Package                  | Shipping Method |  |
|---------------|------------------------|--------------------------|-----------------|--|
| PE42720LGBB-Z | PE42720 SPDT RF switch | Green 20-lead 4x4 mm LGA | 3000 units/T&R  |  |
| EK42720-02    | PE42720 Evaluation kit | Evaluation kit           | 1/Box           |  |

#### **Sales Contact and Information**

For sales and contact information please visit www.psemi.com.

Advance Information: The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. Preliminary Specification: The datasheet contains preliminary data. Additional data may be added at a later data. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. Product Specification: The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form).

The information in this datasheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this datasheet are implied or granted to any third party. Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Pregrine name, logo, UltraCMOS and UTSi are registered trademarks and HaRP, MultiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp.

Document No. DOC-12514-2 | www.psemi.com

©2010-2013 Peregrine Semiconductor Corp. All rights reserved.