## Product Specification

## PE623070

## Product Description

PE623070 is a DuNE ${ }^{\text {TM }}$-enhanced Digitally Tunable Capacitor (DTC) based on Peregrine's UltraCMOS ${ }^{\circledR}$ technology. This highly versatile product supports a wide variety of tuning circuit topologies with emphasis on impedance matching and aperture tuning applications. PE623070 is optimized for key cellular frequency bands from 700 to 2700 MHz .

PE623070 offers high RF power handling and ruggedness while meeting challenging harmonic and linearity requirements enabled by Peregrine's HaRP™ technology. The device is controlled through the widely supported 3-wire (SPI compatible) interface. All decoding and biasing is integrated on-chip and no external bypassing or filtering components are required.

DuNE ${ }^{\text {TM }}$ devices feature ease of use while delivering superior RF performance in the form of tuning accuracy, monotonicity, tuning ratio, power handling, size, and quality factor. With built-in bias voltage generation and ESD protection, DTC products provide a monolithically integrated tuning solution for demanding RF applications.

Figure 1. Functional Block Diagram


UltraCMOS ${ }^{\circledR}$ Digitally Tunable Capacitor (DTC) Optimized for 2G/3G/4G Tuning Applications, $100-3000 \mathrm{MHz}$

## Features

- 5-bit 32-state Digitally Tunable Capacitor
- Shunt configuration $\mathrm{C}=0.85$ to 2.4 pF (2.82:1 tuning ratio) in discrete 50 fF steps
- High RF power handling ( $30 \mathrm{~V}_{\mathrm{pk}}$ RF) and linearity for 2G/3G/4G applications
- Wide power supply range (2.3 to 4.8 V ) for operation from $\mathrm{V}_{\text {BAtT }}$
- $2 \times 2 \times 0.55 \mathrm{~mm}$ QFN package
- High ESD tolerance of 2 kV HBM on all pins
- Applications include:
- Open and closed-loop Tunable Antennas for 2G/3G/4G
- Tunable Matching Networks
- Tunable Filter Networks

Figure 2. Package Type
10-lead $2 \times 2 \times 0.55 \mathrm{~mm}$
QFN package


Table 1. Electrical Specifications @ $25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=2.75 \mathrm{~V}$ (In shunt configuration between $50 \Omega$ ports, RF- connected to GND)

| Parameter | Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Frequency Range |  | 100 |  | 3000 | MHz |
| Minimum Capacitance ( $\mathrm{C}_{\text {min }}$ ) | State $00000,100 \mathrm{MHz}$ | 0.77 | 0.85 | 0.94 | pF |
| Maximum Capacitance ( $\mathrm{C}_{\max }$ ) | State $11111,100 \mathrm{MHz}$ | 2.16 | 2.40 | 2.64 | pF |
| Tuning Ratio | $\mathrm{C}_{\text {max }} / \mathrm{C}_{\text {min }}, 100 \mathrm{MHz}$ |  | 2.82:1 |  |  |
| Step Size | 5 bits (32 states), 100 MHz |  | 0.050 |  | pF |
| Quality Factor ( $\left.\mathrm{C}_{\text {min }}\right)^{1}$ | 698-960 MHz, with $L_{s}$ removed $1710-2170 \mathrm{MHz}$, with $\mathrm{L}_{\mathrm{s}}$ removed |  | $\begin{aligned} & 41 \\ & 37 \end{aligned}$ |  |  |
| Quality Factor ( $\left.\mathrm{C}_{\mathrm{max}}\right)^{1}$ | 698-960 MHz, with $L_{s}$ removed $1710-2170 \mathrm{MHz}$, with $\mathrm{L}_{s}$ removed |  | $\begin{aligned} & 34 \\ & 16 \end{aligned}$ |  |  |
| Self Resonant Frequency | State 00000 State 11111 |  | $\begin{aligned} & 8.3 \\ & 3.5 \end{aligned}$ |  | GHz |
| Harmonics ${ }^{2}$ | 2fo: 698 to 915 MHz ; Pin $+34 \mathrm{dBm}, 50 \Omega$ <br> 3fo: 698 to 915 MHz ; Pin $+34 \mathrm{dBm}, 50 \Omega$ <br> 2fo: 1710 to 1910 MHz ; Pin $+32 \mathrm{dBm}, 50 \Omega$ <br> 3fo: 1710 to 1910 MHz ; Pin $+32 \mathrm{dBm}, 50 \Omega$ |  | $\begin{aligned} & -40 \\ & -50 \\ & -40 \\ & -50 \end{aligned}$ | $\begin{aligned} & -36 \\ & -36 \\ & -36 \\ & -36 \end{aligned}$ | dBm <br> dBm <br> dBm <br> dBm |
| IMD3 | Bands I,II,V/VIII, +20 dBm CW @ TX freq, -15 dBm CW @ 2Tx-Rx freq, $50 \Omega$ |  | -115 | -105 | dBm |
| Switching Time ${ }^{3,4}$ | State change to 10/90\% delta capacitance between any two states |  |  | 12 | $\mu \mathrm{s}$ |
| Start-up Time ${ }^{3}$ | Time from $V_{\text {DD }}$ within specification to all performances within specification |  |  | 70 | $\mu \mathrm{s}$ |
| Wake-up Time ${ }^{3,4}$ | State change from Standby mode to RF state to all performances within specification |  |  | 70 | $\mu \mathrm{s}$ |

Notes: 1. Q for a Shunt DTC based on a Series RLC equivalent circuit
$Q=X_{C} / R=\left(X-X_{L}\right) / R$, where $X=X_{L}+X_{C}, X_{L}=2^{*} p i^{*} f^{\star} L, X_{C}=-1 /\left(2^{*} p^{*} f^{*} C\right)$, which is equal to removing the effect of parasitic inductance $L_{S}$
2. In Shunt between $50 \Omega$ ports. Pulsed RF input with $4620 \mu$ s period, $50 \%$ duty cycle, measured per 3GPP TS 45.005
3. DC path to ground at RF- must be provided to achieve specified performance
4. State change activated on falling edge of SEN following data word

Figure 3. Pin Configuration (Top View)


Table 2. Pin Descriptions

| Pin \# | Pin Name | Description |
| :---: | :---: | :---: |
| 1 | RF- | Negative RF Port ${ }^{1}$ |
| 2 | RF- | Negative RF Port ${ }^{1}$ |
| 3 | GND | Ground ${ }^{2}$ |
| 4 | $V_{D D}$ | Supply |
| 5 | SCL | Serial Interface Clock Input |
| 6 | SEN | Serial Interface Latch Enable Input |
| 7 | SDA | Serial Interface Data Input |
| 8 | RF+ | Positive RF Port ${ }^{1}$ |
| 9 | RF+ | Positive RF Port ${ }^{1}$ |
| 10 | GND | Ground ${ }^{2}$ |
| 11 | GND | Exposed Ground Paddle ${ }^{2}$ |

Notes: 1. Multiple RF pins are provided for flexibility. They can be tied together for optimal RF performance, or used individually (leave unused pin floating)
2. For optimal performance, recommend tying Pins 3, 10, and 11 together on PCB

## Moisture Sensitivity Level

The Moisture Sensitivity Level rating for the PE623070 in the 10 -lead $2 \times 2 \times 0.55 \mathrm{~mm}$ QFN package is MSL1.

Table 3. Operating Ranges

| Parameter | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ Supply Voltage | 2.30 | 2.75 | 4.80 | V |
| $\mathrm{I}_{\mathrm{DD}}$ Power Supply Current ( $\left.\mathrm{V}_{\mathrm{DD}}=2.75 \mathrm{~V}\right)$ |  | 140 | 200 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD}}$ Standby Current ( $\mathrm{V}_{\mathrm{DD}}=2.75 \mathrm{~V}$ ) |  | 25 |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\mathrm{IH}}$ Control Voltage High | 1.2 | 1.8 | 3.1 | V |
| $\mathrm{V}_{\text {IL }}$ Control Voltage Low | 0 | 0 | 0.57 | V |
| $\begin{array}{\|l} \text { RF Input Power }(50 \Omega)^{1} \\ 698 \text { to } 915 \mathrm{MHz} \\ 1710 \text { to } 1910 \mathrm{MHz} \end{array}$ |  |  | $\begin{aligned} & +34 \\ & +32 \end{aligned}$ | dBm dBm |
| Peak Operating RF Voltage ${ }^{2}$ <br> $V_{P}$ to $V_{M}$ <br> $V_{P}$ to RFGND |  |  | $\begin{aligned} & 30 \\ & 30 \end{aligned}$ | Vpk <br> Vpk |
| $\mathrm{T}_{\mathrm{OP}}$ Operating Temperature Range | -40 | +25 | +85 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {ST }}$ Storage Temperature Range | -65 | +25 | +150 | ${ }^{\circ} \mathrm{C}$ |

Notes: 1. Maximum power available from $50 \Omega$ source. Pulsed RF input with $4620 \mu$ S period, $50 \%$ duty cycle, measured per 3GPP TS 45.005 measured in shunt between $50 \Omega$ ports, RF- connected to GND
2. Node voltages defined per Equivalent Circuit Model Schematic (Figure 12). Refer to page 7 if using DTC in series configuration

Table 4. Absolute Maximum Ratings

| Symbol | Parameter/Conditions | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $V_{\text {ESD }}$ | ESD Voltage (HBM, MIL_STD <br> 883 Method 3015.7) |  | 2000 | V |

Exceeding absolute maximum ratings may cause permanent damage. Operation should be restricted to the limits in the Operating Ranges table. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.

## Electrostatic Discharge (ESD) Precautions

When handling this UltraCMOS ${ }^{\circledR}$ device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the specified rating.

## Latch-Up Avoidance

Unlike conventional CMOS devices, UltraCMOS ${ }^{\circledR}$ devices are immune to latch-up.

## Performance Plots @ $25^{\circ} \mathrm{C}$ and 2.75 V unless otherwise specified

Figure 4. Measured Shunt C (@ 100 MHz ) vs State


Figure 6. Measured Step Size vs State (frequency)


Figure 8. Measured Shunt $Q$ vs Frequency (major states)


Figure 5. Measured Shunt $\mathbf{S}_{11}$ (major states)


Figure 7. Measured Shunt $C$ vs Frequency (major states)


Figure 9. Measured Shunt Q vs State


DOC-14314-2 | UltraCMOS ${ }^{\circledR}$ RFIC Solutions

## Serial Interface Operation and Sharing

The PE623070 is controlled by a three wire SPIcompatible interface with enable active high. As shown in Figure 10, the serial master initiates the start of a telegram by driving the SEN (Serial Enable) line high. Each bit of the 8-bit telegram (MSB first in) is clocked in on the rising edge of SCL (Serial Clock), as shown in Table 5 and Figure 10. Transitions on SDA (Serial Data) are allowed on the falling edge of SCL. The DTC activates the data on the falling edge of SEN. The DTC does not count how many bits are clocked and only maintains the last 8 bits it received.

More than 1 DTC can be controlled by one interface by utilizing a dedicated enable (SEN) line for each DTC. SDA, SCL, and $V_{D D}$ lines may be shared as shown in Figure 11. Dedicated SEN lines act as a chip select such that each DTC will only respond to serial transactions intended for them. This makes each DTC change states sequentially as they are programmed.
Alternatively, a dedicated SDA line with common SEN can be used. This allows all DTCs to change states simultaneously, but requires all DTCs to be programmed even if the state is not changed.

Figure 10. Serial Interface Timing Diagram


Table 5. 8-Bit Serial Programming Register Map

| b7 | b6 | b5 | b4 | b3 | b2 | b1 | b0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $0^{1}$ | $0^{1}$ | STB $^{2}$ | d4 | d3 | d2 | d1 | d 0 |  |
| 4 |  |  |  |  |  |  |  |  |
| MSB (first in) |  |  |  |  |  |  |  |  |

Notes: 1. These bits are reserved and must be written to 0 for proper operation 2. The DTC is active when low (set to 0 ) and in low-current stand-by mode when high (set to 1 )
Table 6. Serial Interface Timing Characteristics
$V_{D D}=2.75 \mathrm{~V},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$, unless otherwise specified

| Symbol | Parameter | Min | Max | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{SCL}}$ | Serial Clock Period | 38.4 |  | ns |
| $\mathrm{t}_{\mathrm{SCLL}}$ | SCL Low Time | 13.2 |  | ns |
| $\mathrm{t}_{\mathrm{SCLH}}$ | SCL High Time | 13.2 |  | ns |
| $\mathrm{t}_{\mathrm{R}}$ | SCL, SDA, SEN Rise Time |  | 6.5 | ns |
| $\mathrm{t}_{\mathrm{F}}$ | SCL, SDA, SEN Fall Time |  | 6.5 | ns |
| $\mathrm{t}_{\mathrm{ESU}}$ | SEN rising edge to SCL rising edge | 19.2 |  | ns |
| $\mathrm{t}_{\mathrm{EHD}}$ | SCL rising edge to SEN falling edge | 19.2 |  | ns |
| $\mathrm{t}_{\mathrm{DSU}}$ | SDA valid to SCL rising edge | 13.2 |  | ns |
| $\mathrm{t}_{\mathrm{DHD}}$ | SDA valid after SCL rising edge | 13.2 |  | ns |
| $\mathrm{t}_{\mathrm{EOW}}$ | SEN falling edge to SEN rising edge | 38.4 |  | ns |

Figure 11. Recommended Bus Sharing
DTC 1


DTC 2


## Equivalent Circuit Model Description

The DTC Equivalent Circuit Model includes all parasitic elements and is accurate in both Series and Shunt configurations, reflecting physical circuit behavior accurately and providing very close correlation to measured data. It can easily be used in circuit simulation programs.

For $\mathrm{V}_{\mathrm{P}}$ and $\mathrm{V}_{\mathrm{M}}$ max operating limits, refer to Table 3.

Figure 12. Equivalent Circuit Model Schematic


Table 7. Equivalent Circuit Model Parameters

| Variable | Equation (state $=0,1,2 \ldots 31$ ) | Unit |
| :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{s}}$ | $0.056^{*}$ state +0.38 | pF |
| $\mathrm{R}_{\mathrm{s}}$ | $20 /($ state $+20 /($ state +0.7$)$ ) +0.7 | $\Omega$ |
| $\mathrm{R}_{\mathrm{P} 1}$ | $8+$ state | $\Omega$ |
| $\mathrm{R}_{\mathrm{P} 2}$ | $25000+3^{*}$ state $\wedge 3$ | $\Omega$ |
| $\mathrm{C}_{\mathrm{P} 1}$ | $-0.0061^{*}$ state +0.47 | pF |
| $\mathrm{C}_{\mathrm{P} 2}$ | $0.0096^{*}$ state +0.61 | pF |
| $\mathrm{L}_{\mathrm{s}}$ | 0.35 | nH |

Table 8. Equivalent Circuit Data

| State |  |  | Effective Capacitance |  | Equivalent Circuit Model Parameters |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Hex | Bin | Dec | Series [pF] | Shunt [pF] | $\begin{gathered} \mathrm{C}_{\mathrm{s}} \\ {[\mathrm{pF}]} \end{gathered}$ | $\begin{gathered} \mathbf{R}_{\mathbf{s}} \\ {[\Omega]} \end{gathered}$ | $\begin{aligned} & \mathbf{C P}_{\mathrm{P} 1} \\ & {[\mathrm{pF}]} \end{aligned}$ | $\begin{gathered} \mathrm{C}_{\mathrm{P} 2} \\ {[\mathrm{pF}]} \end{gathered}$ |
| 0x00 | 00000 | 0 | 0.38 | 0.85 | 0.38 | 1.40 | 0.47 | 0.61 |
| 0x01 | 00001 | 1 | 0.44 | 0.90 | 0.44 | 2.27 | 0.46 | 0.62 |
| 0x02 | 00010 | 2 | 0.49 | 0.95 | 0.49 | 2.83 | 0.46 | 0.63 |
| 0x03 | 00011 | 3 | 0.55 | 1.00 | 0.55 | 3.08 | 0.45 | 0.64 |
| 0x04 | 00100 | 4 | 0.60 | 1.05 | 0.60 | 3.12 | 0.45 | 0.65 |
| 0x05 | 00101 | 5 | 0.66 | 1.10 | 0.66 | 3.05 | 0.44 | 0.66 |
| 0x06 | 00110 | 6 | 0.72 | 1.15 | 0.72 | 2.93 | 0.43 | 0.67 |
| 0x07 | 00111 | 7 | 0.77 | 1.20 | 0.77 | 2.78 | 0.43 | 0.68 |
| 0x08 | 01000 | 8 | 0.83 | 1.25 | 0.83 | 2.64 | 0.42 | 0.69 |
| 0x09 | 01001 | 9 | 0.88 | 1.30 | 0.88 | 2.51 | 0.42 | 0.70 |
| 0x0A | 01010 | 10 | 0.94 | 1.35 | 0.94 | 2.39 | 0.41 | 0.71 |
| 0x0B | 01011 | 11 | 1.00 | 1.40 | 1.00 | 2.27 | 0.40 | 0.72 |
| 0x0C | 01100 | 12 | 1.05 | 1.45 | 1.05 | 2.17 | 0.40 | 0.73 |
| 0x0D | 01101 | 13 | 1.11 | 1.50 | 1.11 | 2.08 | 0.39 | 0.73 |
| 0x0E | 01110 | 14 | 1.16 | 1.54 | 1.16 | 2.00 | 0.38 | 0.74 |
| 0x0F | 01111 | 15 | 1.22 | 1.60 | 1.22 | 1.93 | 0.38 | 0.75 |
| 0x10 | 10000 | 16 | 1.28 | 1.65 | 1.28 | 1.86 | 0.37 | 0.76 |
| 0x11 | 10001 | 17 | 1.33 | 1.70 | 1.33 | 1.80 | 0.37 | 0.77 |
| 0x12 | 10010 | 18 | 1.39 | 1.75 | 1.39 | 1.75 | 0.36 | 0.78 |
| 0x13 | 10011 | 19 | 1.44 | 1.79 | 1.44 | 1.70 | 0.35 | 0.79 |
| 0x14 | 10100 | 20 | 1.50 | 1.85 | 1.50 | 1.65 | 0.35 | 0.80 |
| 0x15 | 10101 | 21 | 1.56 | 1.90 | 1.56 | 1.61 | 0.34 | 0.81 |
| 0x16 | 10110 | 22 | 1.61 | 1.95 | 1.61 | 1.57 | 0.34 | 0.82 |
| $0 \times 17$ | 10111 | 23 | 1.67 | 2.00 | 1.67 | 1.54 | 0.33 | 0.83 |
| 0x18 | 11000 | 24 | 1.72 | 2.04 | 1.72 | 1.51 | 0.32 | 0.84 |
| 0x19 | 11001 | 25 | 1.78 | 2.10 | 1.78 | 1.48 | 0.32 | 0.85 |
| 0x1A | 11010 | 26 | 1.84 | 2.15 | 1.84 | 1.45 | 0.31 | 0.86 |
| 0x1B | 11011 | 27 | 1.89 | 2.20 | 1.89 | 1.42 | 0.31 | 0.87 |
| 0x1C | 11100 | 28 | 1.95 | 2.25 | 1.95 | 1.40 | 0.30 | 0.88 |
| 0x1D | 11101 | 29 | 2.00 | 2.29 | 2.00 | 1.37 | 0.29 | 0.89 |
| 0x1E | 11110 | 30 | 2.06 | 2.35 | 2.06 | 1.35 | 0.29 | 0.90 |
| 0x1F | 11111 | 31 | 2.12 | 2.40 | 2.12 | 1.33 | 0.28 | 0.91 |

## Series Operation

In Series configuration, the effective capacitance between RF+ and RF- ports is represented by $\mathrm{C}_{\text {s }}$ and tuning ratio as $\mathrm{C}_{\mathrm{smax}} / \mathrm{C}_{\mathrm{smin}}$.
Figure 13. Effective Capacitance Diagram


Shunt Configuration (looking into RF+ when RF- is grounded) will have higher total capacitance at RF+ due to parallel combination of Cs with parasitic capacitance $\mathrm{C}_{\mathrm{P} 1}\left(\mathrm{C}_{\mathrm{S}}+\mathrm{C}_{\mathrm{P} 1}\right)$, as demonstrated in Figure 14 and Table 9.

Figure 14. Typical Capacitance vs. State


Table 9. Effective Capacitance Summary

| Configuration | Effective <br> Capacitance | $\mathbf{C}_{\text {min }}$ <br> (state 0) | $\mathbf{C}_{\text {max }}$ <br> (state 31) | Tuning <br> Ratio |
| :---: | :---: | :---: | :---: | :---: |
| Series (RF+ to RF-) | $\mathrm{C}_{\mathrm{S}}$ | 0.38 | 2.12 | $5.58: 1$ |
| Shunt (RF+ to GND) | $\mathrm{C}_{\mathrm{S}}+\mathrm{C}_{\mathrm{P} 1}$ | 0.85 | 2.4 | $2.82: 1$ |

$S_{11}$ and $S_{21}$ for series configuration is illustrated in Figures 15 and 16. $\mathrm{S}_{21}$ includes mismatch and dissipative losses and is not indicative of tuning network loss. Equivalent Circuit Model can be used for simulation of tuning network loss.

Figure 15. Measured Series $\mathrm{S}_{11} / \mathrm{S}_{22}$ (major states)


Figure 16. Measured Series $\mathbf{S}_{\mathbf{2 1}}$ vs. Frequency (major states)


When the DTC is used as a part of a reactive network, impedance transformation may cause the internal RF voltages ( $\mathrm{V}_{\mathrm{P}}$ and $\mathrm{V}_{\mathrm{M}}$ in Figure 12) to exceed peak operating RF voltage. The complete RF circuit must be simulated using actual input power and load conditions to ensure neither $V_{P}$ nor $\mathrm{V}_{\mathrm{M}}$ exceeds 30 Vpk.

## Evaluation Board

The 101-0675 Evaluation Board (EVB) was designed for accurate measurement of the DTC impedance and loss. Two configurations are available: 1 Port Shunt (J3) and 2 Port Shunt (J4, J5). Three calibration standards are provided. The open (J2) and short (J1) standards (104 ps delay) are used for performing port extensions and accounting for electrical length and transmission line loss. The Thru (J9, J10) standard can be used to estimate PCB transmission line losses for scalar deembedding.

The board consists of a 4 layer stack with 2 outer layers made of Rogers 4350B ( $\varepsilon_{r}=3.48$ ) and 2 inner layers of FR4 $\left(\varepsilon_{r}=4.80\right)$. The total thickness of this board is 62 mils ( 1.57 mm ). The inner layers provide a ground plane for the transmission lines. Each transmission line is designed using a coplanar waveguide with ground plane (CPWG) model using a trace width of 32 mils ( 0.813 mm ), gap of 15 mils ( 0.381 mm ), and a metal thickness of 1.4 mils ( 0.051 mm ).

Figure 17. Evaluation Board


Figure 18. Package Drawing 10 -lead $2 \times 2 \times 0.55 \mathrm{~mm}$


Notes: 1. Dimensions are in millimeters 2. Dimensions and tolerances per ASME Y14.5M, 1994

Figure 19. Marking Specifications


| Marking Spec <br> Symbol | Package <br> Marking | Definition |
| :---: | :---: | :--- |
| PP | CY | Part number marking for PE623070 |
| ZZ | $00-99$ | Last two digits of lot code |
| $\mathbf{Y}$ | $0-9$ | Last digit of year, starting from 2009 <br> (0 for 2010, 1 for 2011, etc) |
| WW | $01-53$ | Work week |

Note: (PP), the package marking specific to the PE623070, is shown in the figure instead of the standard Peregrine package marking symbol ( P )

Figure 20. Tape and Reel Specifications
$10-l e a d 2 \times 2 \times 0.55 \mathrm{~mm}$

SECTION Y-Y


--------- Tape Feed Direction ---------


Device Orientation in Tape

Table 10. Ordering Information

| Order Code | Package | Description | Shipping Method |
| :--- | :--- | :--- | :--- |
| PE623070MLAA-Z | 10-lead QFN $2 \times 2 \times 0.55 \mathrm{~mm}$ | Package Part in Tape and Reel | 3,000 units / T\&R |
| EK623070-11 | Evaluation Kit | Evaluation Kit | 1 set / box |

## Sales and Contact Information

For sales and contact information please visit www.psemi.com.

[^0]
[^0]:    Advance Information: The product is in a formative or design stage. The datasheet contains design target specifications for product development. Specifications and features may change in any manner without notice. Preliminary Specification: The datasheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product. Product Specification: The datasheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a CNF (Customer Notification Form).
    The information in this datasheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

    No patent rights or licenses to any circuits described in this datasheet are implied or granted to any third party. Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.
    The Peregrine name, logo, UltraCMOS, and UTSi are registered trademarks and HaRP, MultiSwitch and DuNE are trademarks of Peregrine Semiconductor Corp.

